# 2.5V/3.3V SiGe 1:2 **Differential Clock Driver** with RSECL\* Outputs

# \*Reduced Swing ECL

#### Description

The NBSG11 is a 1-to-2 differential fanout buffer, optimized for low skew and Ultra-Low JITTER.

Inputs incorporate internal 50  $\Omega$  termination resistors and accept Negative ECL (NECL), Positive ECL (PECL), CML, LVCMOS, LVTTL, or LVDS. Outputs are Reduced Swing ECL (RSECL), 400 mV. All outputs loaded with 50  $\Omega$  to  $V_{CC}$  – 1.5 V for BGA package and  $V_{CC}$  – 2 V for QFN package.

#### **Features**

- Maximum Input Clock Frequency up to 12 GHz Typical
- Maximum Input Data Rate up to 12 Gb/s Typical
- 30 ps Typical Rise and Fall Times
- 125 ps Typical Propagation Delay
- RSPECL Output with Operating Range:  $V_{CC} = 2.375$  V to 3.465 V with  $V_{EE} = 0 V$
- RSNECL Output with RSNECL or NECL Inputs with Operating Range:  $V_{CC} = 0$  V with  $V_{EE} = -2.375$  V to -3.465 V
- RSECL Output Level (400 mV Peak-to-Peak Output), Differential Output Only
- 50  $\Omega$  Internal Input Termination Resistors
- Compatible with Existing 2.5 V/3.3 V LVEP, EP, and LVEL Devices
- Pb-Free Packages are Available



## **ON Semiconductor®**

http://onsemi.com

#### **MARKING DIAGRAMS\***



FCBGA-16



SG

11





QFN-16

**MN SUFFIX** 

CASE 485G



| А | = Assembly Location |
|---|---------------------|
| L | = Wafer Lot         |
| Υ | = Year              |
| W | = Work Week         |

= Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.









#### **Table 1. PIN DESCRIPTION**

| Pi              | Pin       |                 |                                           |                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|-----------------|-----------|-----------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BGA             | QFN       | Name            | I/O                                       | Description                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| D1              | 1         | VTCLK           | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 2.                                                                                                                                                                                                                                                                               |  |  |  |  |
| C1              | 2         | CLK             | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input. Internal 75 $k\Omega$ to $V_{EE}$ and 36.5 $k\Omega$ to $V_{CC}.$                                                                                                                                                                                                                                   |  |  |  |  |
| B1              | 3         | CLK             | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted Differential Input. Internal 75 $k\Omega$ to $V_{EE}.$                                                                                                                                                                                                                                                               |  |  |  |  |
| A1              | 4         | VTCLK           | -                                         | Internal 50 $\Omega$ Termination Pin. See Table 2.                                                                                                                                                                                                                                                                               |  |  |  |  |
| B2,C2           | 5,16      | V <sub>EE</sub> | -                                         | Negative Supply Voltage                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| A2,A3,D2,<br>D3 | 6,7,14,15 | NC              | -                                         | No Connect                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| B3,C3           | 8,13      | V <sub>CC</sub> | -                                         | Positive Supply Voltage                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| A4              | 9         | Q1              | RSECL Output                              | Inverted Differential Output 1. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2.0 V*.                                                                                                                                                                                                                           |  |  |  |  |
| B4              | 10        | Q1              | RSECL Output                              | Noninverted Differential Output 1. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2.0 V*.                                                                                                                                                                                                                        |  |  |  |  |
| C4              | 11        | <u>Q0</u>       | RSECL Output                              | Inverted Differential output 0. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2.0 V*.                                                                                                                                                                                                                           |  |  |  |  |
| D4              | 12        | Q0              | RSECL Output                              | Noninverted Differential Output 0. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2.0 V*.                                                                                                                                                                                                                        |  |  |  |  |
| N/A             | _         | EP              | -                                         | The Exposed Pad (EP) and the QFN-16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is not electrically connected to the die but may be electrically and thermally connected to V <sub>EE</sub> on the PC board. |  |  |  |  |

\*Devices in BGA package typically terminated with 50  $\Omega$  to V<sub>TT</sub> = V<sub>CC</sub> – 1.5 V. 1. The NC pins are electrically connected to the die and must be left open. 2. All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally exposed pad on package bottom (see case drawing) must be attached to a heat-sinking conduit.
 In the differential configuration when the input termination pins (VTCLK, VTCLK) are connected to a common termination voltage, and

if no signal is applied then the device will be susceptible to self-oscillation.



Figure 3. Logic Diagram

### Table 2. INTERFACING OPTIONS

| INTERFACING OPTIONS | CONNECTIONS                                                                                                                                                                    |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CML                 | Connect VTCLK and $\overline{\text{VTCLK}}$ to $V_{CC}$                                                                                                                        |
| LVDS                | Connect VTCLK and VTCLK together                                                                                                                                               |
| AC-COUPLED          | Bias VTCLK and VTCLK Inputs within<br>(VIHCMR) Common Mode Range                                                                                                               |
| RSECL, PECL, NECL   | Standard ECL Termination Techniques                                                                                                                                            |
| LVTTL, LVCMOS       | An external voltage should be be applied to the<br>unused complementary differential input.<br>Nominal voltage is 1.5 V for LVTTL and V <sub>CC</sub> /2<br>for LVCMOS inputs. |

#### Table 3. ATTRIBUTES

| Characteristic                         | cs                     | Value                |                    |  |  |  |
|----------------------------------------|------------------------|----------------------|--------------------|--|--|--|
| Internal Input Pulldown Resistor (CLK, | 75 kΩ                  |                      |                    |  |  |  |
| Internal Input Pullup Resistor (CLK)   | 36.5                   | 5 kΩ                 |                    |  |  |  |
| ESD Protection                         | > 2 kV<br>> 100 V      |                      |                    |  |  |  |
| Moisture Sensitivity (Note 4)          | Pb Pkg                 | Pb-Free Pkg          |                    |  |  |  |
|                                        | FCBGA-16<br>QFN-16     | Level 3<br>Level 1   | Level 3<br>Level 1 |  |  |  |
| Flammability Rating                    | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in |                    |  |  |  |
| Transistor Count                       |                        | 125                  |                    |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JE     | ESD78 IC Latchup Test  |                      |                    |  |  |  |

4. For additional information, see Application Note AND8003/D.

#### **Table 4. MAXIMUM RATINGS**

| Symbol               | Parameter                                            | Condition 1                                                                                   | Condition 2                                                           | Rating                                    | Unit                         |
|----------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------|------------------------------|
| V <sub>CC</sub>      | Positive Power Supply                                | V <sub>EE</sub> = 0 V                                                                         |                                                                       | 3.6                                       | V                            |
| $V_{EE}$             | Negative Power Supply                                | $V_{CC} = 0 V$                                                                                |                                                                       | -3.6                                      | V                            |
| VI                   | Positive Input<br>Negative Input                     | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V                                                | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 3.6<br>-3.6                               | V<br>V                       |
| V <sub>INPP</sub>    | Differential Input Voltage  D - D                    | $\begin{array}{ll} V_{CC} - V_{EE} \geq & 2.8 \ V \\ V_{CC} - V_{EE} < & 2.8 \ V \end{array}$ |                                                                       | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V<br>V                       |
| l <sub>out</sub>     | Output Current                                       | Continuous<br>Surge                                                                           |                                                                       | 25<br>50                                  | mA<br>mA                     |
| T <sub>A</sub>       | Operating Temperature Range                          | FCBGA-16<br>QFN-16                                                                            |                                                                       | -40 to +70<br>-40 to +85                  | °C                           |
| T <sub>stg</sub>     | Storage Temperature Range                            |                                                                                               |                                                                       | -65 to +150                               | °C                           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)<br>(Note 5) | 0 lfpm<br>500 lfpm<br>0 lfpm<br>500 lfpm                                                      | FCBGA-16<br>FCBGA-16<br>QFN-16<br>QFN-16                              | 108<br>86<br>41.6<br>35.2                 | °C/W<br>°C/W<br>°C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)                | 1S2P (Note 5)<br>2S2P (Note 6)                                                                | FCBGA-16<br>QFN-16                                                    | 5.0<br>4.0                                | °C/W<br>°C/W                 |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                            |                                                                                               |                                                                       | 225<br>265                                | °C                           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.
5. JEDEC standard multilayer board – 1S2P (1 signal, 2 power).
6. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

|                    |                                                                                  |                                 | –40°C                            |                             |                                 | 25°C                             |                                | 70°C(BGA)/85°C(QFN)**           |                                  |                                |      |
|--------------------|----------------------------------------------------------------------------------|---------------------------------|----------------------------------|-----------------------------|---------------------------------|----------------------------------|--------------------------------|---------------------------------|----------------------------------|--------------------------------|------|
| Symbol             | Characteristic                                                                   | Min                             | Тур                              | Max                         | Min                             | Тур                              | Max                            | Min                             | Тур                              | Max                            | Unit |
| $I_{EE}$           | Negative Power Supply Current                                                    | 45                              | 60                               | 75                          | 45                              | 60                               | 75                             | 45                              | 60                               | 75                             | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 8)                                                     | 1450                            | 1530                             | 1575                        | 1525                            | 1565                             | 1600                           | 1550                            | 1590                             | 1625                           | mV   |
| V <sub>OUTPP</sub> | Output Amplitude Voltage                                                         | 350                             | 410                              | 525                         | 350                             | 410                              | 525                            | 350                             | 410                              | 525                            | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)<br>(Note 10)                                   | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>             | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V    |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)<br>(Note 11)                                    | V <sub>IH</sub> −<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> –<br>150 mV | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V    |
| VIHCMR             | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 9) | 1.2                             |                                  | 2.5                         | 1.2                             |                                  | 2.5                            | 1.2                             |                                  | 2.5                            | V    |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                              | 45                              | 50                               | 55                          | 45                              | 50                               | 55                             | 45                              | 50                               | 55                             | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> , V <sub>IHMAX</sub> )                     |                                 | 80                               | 150                         |                                 | 80                               | 150                            |                                 | 80                               | 150                            | μA   |
| IIL                | Input LOW Current (@ V <sub>IL</sub> , V <sub>ILMIN</sub> )                      |                                 | 25                               | 100                         |                                 | 25                               | 100                            |                                 | 25                               | 100                            | μA   |

#### Table 5. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT V<sub>CC</sub> = 2.5 V; V<sub>FF</sub> = 0 V (Note 7)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

\*Typicals used for testing purposes.

\*\*The device packaged in FCBGA-16 have maximum temperature specification of 70°C and devices packaged in QFN-16 have maximum temperature specification of 85°C.

7. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.125 V to -0.965 V. 8. All loading with 50  $\Omega$  to V<sub>CC</sub> - 1.5 V for BGA package and V<sub>CC</sub> - 2.0 V for QFN package. V<sub>OH</sub>/V<sub>OL</sub> measured at V<sub>IH</sub>/V<sub>IL</sub>.

9. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

10. VIH cannot exceed V<sub>CC</sub>.

11.  $V_{IL}^{II}$  always  $\geq V_{EE}$ .

|                    |                                                                                   |                                 | -40°C                            |                                |                                 | 25°C                             |                                | 70°C(BGA)/85°C(QFN)**           |                                  |                                |      |
|--------------------|-----------------------------------------------------------------------------------|---------------------------------|----------------------------------|--------------------------------|---------------------------------|----------------------------------|--------------------------------|---------------------------------|----------------------------------|--------------------------------|------|
| Symbol             | Characteristic                                                                    | Min                             | Тур                              | Max                            | Min                             | Тур                              | Max                            | Min                             | Тур                              | Max                            | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                     | 45                              | 60                               | 75                             | 45                              | 60                               | 75                             | 45                              | 60                               | 75                             | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 13)                                                     | 2250                            | 2330                             | 2375                           | 2325                            | 2365                             | 2400                           | 2350                            | 2390                             | 2425                           | mV   |
| V <sub>OUTPP</sub> | Output Amplitude Voltage                                                          | 350                             | 410                              | 525                            | 350                             | 410                              | 525                            | 350                             | 410                              | 525                            | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)<br>(Note 15)                                    | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V    |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)<br>(Note 16)                                     | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V    |
| VIHCMR             | Input HIGH Voltage Common Mode<br>Range (Note 14)<br>(Differential Configuration) | 1.2                             |                                  | 3.3                            | 1.2                             |                                  | 3.3                            | 1.2                             |                                  | 3.3                            | V    |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                               | 45                              | 50                               | 55                             | 45                              | 50                               | 55                             | 45                              | 50                               | 55                             | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> , V <sub>IHMAX</sub> )                      |                                 | 80                               | 150                            |                                 | 80                               | 150                            |                                 | 80                               | 150                            | μA   |
| IIL                | Input LOW Current (@ VIL, VILMIN)                                                 |                                 | 25                               | 100                            |                                 | 25                               | 100                            |                                 | 25                               | 100                            | μA   |

#### Table 6. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT V<sub>CC</sub> = 3.3 V; V<sub>FF</sub> = 0 V (Note 12)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

12. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.165 V. 13. All loading with 50  $\Omega$  to V<sub>CC</sub> - 1.5 V for BGA package and V<sub>CC</sub> - 2.0 V for QFN package. V<sub>OH</sub>/V<sub>OL</sub> measured at V<sub>IH</sub>/V<sub>IL</sub>. 14. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

15. V<sub>IH</sub> cannot exceed V<sub>CC</sub>.

16.  $V_{IL}$  always  $\geq V_{EE}$ . \*Typicals used for testing purposes.

\*\*The device packaged in FCBGA-16 have maximum temperature specification of 70°C and devices packaged in QFN-16 have maximum temperature specification of 85°C.

#### Table 7. DC CHARACTERISTICS, NECL OR RSNECL INPUT WITH NECL OUTPUT

V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -3.465 V to -2.375 V (Note 17)

|                    |                                                                                   |                                 | –40°C                            |                                |                                 | 25°C                             |                                | 70°C(B                          | GA)/85°C                         | (QFN)**                        |      |
|--------------------|-----------------------------------------------------------------------------------|---------------------------------|----------------------------------|--------------------------------|---------------------------------|----------------------------------|--------------------------------|---------------------------------|----------------------------------|--------------------------------|------|
| Symbol             | Characteristic                                                                    | Min                             | Тур                              | Max                            | Min                             | Тур                              | Max                            | Min                             | Тур                              | Max                            | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                     | 45                              | 60                               | 75                             | 45                              | 60                               | 75                             | 45                              | 60                               | 75                             | mA   |
| VOH                | Output HIGH Voltage (Note 18)                                                     | -1050                           | -970                             | -925                           | -975                            | -935                             | -900                           | -950                            | -910                             | -875                           | mV   |
| V <sub>OUTPP</sub> | Output Amplitude Voltage                                                          | 350                             | 410                              | 525                            | 350                             | 410                              | 525                            | 350                             | 410                              | 525                            | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)<br>(Note 20)                                    | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V <sub>CC</sub> -<br>1435<br>mV | V <sub>CC</sub> -<br>1000<br>mV* | V <sub>CC</sub>                | V    |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)<br>(Note 21)                                     | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V <sub>IH</sub> -<br>2.5 V      | V <sub>CC</sub> -<br>1400<br>mV* | V <sub>IH</sub> -<br>150<br>mV | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note<br>19) | V <sub>EE</sub> +               | -1.2                             | 0.0                            | V <sub>EE</sub> -               | +1.2                             | 0.0                            | V <sub>EE</sub>                 | +1.2                             | 0.0                            | V    |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                               | 45                              | 50                               | 55                             | 45                              | 50                               | 55                             | 45                              | 50                               | 55                             | Ω    |
| I <sub>IH</sub>    | Input HIGH Current (@ VIH, VIHMAX)                                                |                                 | 80                               | 150                            |                                 | 80                               | 150                            |                                 | 80                               | 150                            | μA   |
| IIL                | Input LOW Current (@ VIL, VILMIN)                                                 |                                 | 25                               | 100                            |                                 | 25                               | 100                            |                                 | 25                               | 100                            | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

17. Input and output parameters vary 1:1 with  $V_{\mbox{CC}}.$ 

18. All loading with 50  $\Omega$  to V<sub>CC</sub> – 1.5 V for BGA package and V<sub>CC</sub> – 2.0 V for QFN package. V<sub>OH</sub>/V<sub>OL</sub> measured at V<sub>IH</sub>/V<sub>IL</sub>. 19. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

20. VIH cannot exceed V<sub>CC</sub>.

21.  $V_{IL}^{II}$  always  $\geq V_{EE}$ .

\*Typicals used for testing purposes.

\*\*The device packaged in FCBGA-16 have maximum temperature specification of 70°C and devices packaged in QFN-16 have maximum temperature specification of 85°C.

#### Table 8. AC CHARACTERISTICS for FCBGA-16

 $V_{CC} = 0 \text{ V}; \text{ V}_{FF} = -3.465 \text{ V} \text{ to } -2.375 \text{ V} \text{ or } \text{ V}_{CC} = 2.375 \text{ V} \text{ to } 3.465 \text{ V}; \text{ V}_{FF} = 0 \text{ V}$ 

|                                        |                                                                                                                        |        | –40°C        |                |        | 25°C         |                | 70°C   |              |                |      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------|--------------|----------------|--------|--------------|----------------|--------|--------------|----------------|------|
| Symbol                                 | Characteristic                                                                                                         | Min    | Тур          | Max            | Min    | Тур          | Max            | Min    | Тур          | Max            | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 4. F <sub>max</sub> /JITTER) (Note 22)                                                | 10.709 | 12           |                | 10.709 | 12           |                | 10.709 | 12           |                | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                                                            | 90     | 125          | 160            | 90     | 125          | 160            | 90     | 125          | 160            | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 23)<br>Within-Device Skew (Note 24)<br>Device-to-Device Skew (Note 25)                           |        | 3<br>6<br>25 | 15<br>15<br>50 |        | 3<br>6<br>25 | 15<br>15<br>50 |        | 3<br>6<br>25 | 15<br>15<br>50 | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter<br>f <sub>in</sub> < 10 GHz<br>Peak-to-Peak Data Dependent Jitter<br>f <sub>in</sub> < 10 Gb/s |        | 0.2<br>10    | 1              |        | 0.2<br>10    | 1              |        | 0.2<br>10    | 1              | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity<br>(Differential Configuration) (Note 26)                                              | 75     |              | 2600           | 75     |              | 2600           | 75     |              | 2600           | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times         Q, Q           (20% - 80%) @ 1 GHz         Q                                            | 20     | 30           | 55             | 20     | 30           | 55             | 20     | 30           | 55             | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

22. Measured using a 500 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 1.5 V for BGA package. For minimum f<sub>max</sub> value of 10.709 GHz, output amplitude is approximately 200 mV (as shown in Figure 4, where output P-P spec is shown as a minimum/guarantee of around 150 mV). Input edge rates 40 ps (20% - 80%).

23. See Figure 5. t<sub>SKEW</sub> = |t<sub>PLH</sub> - t<sub>PHL</sub>| for a nominal 50% Differential Clock Input Waveform.

24. Within-Device skew is defined as identical transitions on similar paths through a device. 25. Device-to-device skew for identical transitions at identical V<sub>CC</sub> levels.

26. VINPP (MAX) cannot exceed V<sub>CC</sub> - V<sub>EE</sub>.

|                                        |                                                                                                                        |      | –40°C        |                |      | 25°C         |                |      | 85°C         |                |      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|--------------|----------------|------|--------------|----------------|------|--------------|----------------|------|
| Symbol                                 | Characteristic                                                                                                         | Min  | Тур          | Max            | Min  | Тур          | Max            | Min  | Тур          | Max            | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 4. F <sub>max</sub> /JITTER) (Note 27)                                                | 10.5 | 12           |                | 10.5 | 12           |                | 10.5 | 12           |                | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                                                            | 90   | 125          | 160            | 90   | 125          | 160            | 90   | 125          | 160            | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 28)<br>Within-Device Skew (Note 29)<br>Device-to-Device Skew (Note 30)                           |      | 3<br>6<br>25 | 15<br>15<br>50 |      | 3<br>6<br>25 | 15<br>15<br>50 |      | 3<br>6<br>25 | 15<br>15<br>50 | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter<br>f <sub>in</sub> < 10 GHz<br>Peak-to-Peak Data Dependent Jitter<br>f <sub>in</sub> < 10 Gb/s |      | 0.2<br>10.7  | 1              |      | 0.2<br>10.7  | 1              |      | 0.2<br>10.7  | 1              | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity<br>(Differential Configuration) (Note 31)                                              | 75   |              | 2600           | 75   |              | 2600           | 75   |              | 2600           | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times Q, Q<br>(20% – 80%) @ 1 GHz                                                                     | 15   | 30           | 55             | 20   | 30           | 55             | 20   | 30           | 55             | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

27. Measured using a 500 mV source, 50% duty cycle clock source. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V for QFN package. For minimum f<sub>max</sub> value of 10.5 GHz, output amplitude is approximately 200 mV (as shown in Figure 4, where output P–P spec is shown as a minimum/guarantee of around 150 mV). Input edge rates 40 ps (20% – 80%).

28. See Figure 5.  $t_{SKEW} = |t_{PLH} - t_{PHL}|$  for a nominal 50% Differential Clock Input Waveform.

29. Within-Device skew is defined as identical transitions on similar paths through a device.

30. Device-to-device skew for identical transitions at identical V<sub>CC</sub> levels.

31.  $V_{INPP}$  (MAX) cannot exceed  $V_{CC} - V_{EE}$ .



Figure 4. Output Amplitude (V<sub>OUTPP</sub>) vs. Input Frequency (F<sub>IN</sub>) at Ambient Temperature (Typical)









#### **ORDERING INFORMATION**

| Device       | Package               | Shipping <sup>†</sup>                               |
|--------------|-----------------------|-----------------------------------------------------|
| NBSG11BAHTBG | FCBGA-16<br>(Pb-Free) | 100 / Tape & Reel                                   |
| NBSG11BA     | FCBGA-16              | 100 Units / Tray (Contact Sales Representative)     |
| NBSG11BAR2   | FCBGA-16              | 100 / Tape & Reel<br>(Contact Sales Representative) |
| NBSG11MN     | QFN-16                | 123 Units / Rail                                    |
| NBSG11MNG    | QFN-16<br>(Pb-Free)   | 123 Units / Rail                                    |
| NBSG11MNR2   | QFN-16                | 3000 / Tape & Reel                                  |
| NBSG11MNR2G  | QFN-16<br>(Pb-Free)   | 3000 / Tape & Reel                                  |
| NBSG11MNHTBG | QFN-16<br>(Pb-Free)   | 100 / Tape & Reel                                   |

| Board       | Description               |
|-------------|---------------------------|
| NBSG11BAEVB | NBSG11BA Evaluation Board |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



FCBGA-16

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

The products described herein (NBSG11), may be covered by U.S. patents including 6,362,644. There may be other patents pending.

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agosociated with such unintended or unauthorized use persons, and reasonable attorney fees andigent design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative